Comparative Analysis and Energy-Efficient Write Scheme of Ferroelectric FET-Based Memory Cells
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ko, Dong Han | - |
dc.contributor.author | Oh, Tae Woo | - |
dc.contributor.author | Lim, Sehee | - |
dc.contributor.author | Kim, Sekeon | - |
dc.contributor.author | Jung, Seong-Ook | - |
dc.date.accessioned | 2024-03-20T11:00:15Z | - |
dc.date.available | 2024-03-20T11:00:15Z | - |
dc.date.issued | 2021-09 | - |
dc.identifier.issn | 2169-3536 | - |
dc.identifier.uri | https://yscholarhub.yonsei.ac.kr/handle/2021.sw.yonsei/22902 | - |
dc.description.abstract | The ferroelectric field-effect transistor (FeFET) is one of the most promising candidates for emerging nonvolatile memory devices owing to its low write energy and high I-ON/I-OFF ratio. For FeFET applications as nonvolatile memory devices, 1FeFET, 1T-1FeFET, 2T-1FeFET, and 3T-1FeFET cells have been proposed. The 1FeFET cell exhibits the highest density but suffers from write disturbance. Although the 1T-1FeFET and 2T-1FeFET cells resolve the write disturbance, they use a write scheme with a negative write voltage (V-W), which requires voltage swings of many control signals, leading to a significantly high write energy consumption. The 3T-1FeFET cell uses a write scheme without a negative V-W; however, it exhibits the largest area overhead. Although the 1T-1FeFET cell resolves the write disturbance with a small area overhead; however, it exhibits high write energy consumption because of the use of a negative V-W. In this paper, to significantly reduce the write energy consumption, we propose a less control signal swing (LCSS) write scheme without using a negative V-W. Simulation results indicate that the worst, average, and best cases of the proposed LCSS write scheme can achieve 35%, 66%, and 96% lower write energy consumption, respectively, than the write scheme with a negative V-W in the 1T-1FeFET cell. We also identify the available sensing schemes for each FeFET cell in the read operation according to the FeFET threshold voltage distribution. | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | Comparative Analysis and Energy-Efficient Write Scheme of Ferroelectric FET-Based Memory Cells | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/ACCESS.2021.3111913 | - |
dc.identifier.wosid | 000761538300001 | - |
dc.identifier.bibliographicCitation | IEEE ACCESS, v.9 | - |
dc.citation.title | IEEE ACCESS | - |
dc.citation.volume | 9 | - |
dc.type.docType | Article | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Computer Science | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Telecommunications | - |
dc.relation.journalWebOfScienceCategory | Computer Science, Information Systems | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Telecommunications | - |
dc.subject.keywordPlus | HIGH-PERFORMANCE | - |
dc.subject.keywordPlus | NONVOLATILE | - |
dc.subject.keywordPlus | VOLTAGE | - |
dc.subject.keywordAuthor | Control signal swing | - |
dc.subject.keywordAuthor | ferroelectric field-effect transistor | - |
dc.subject.keywordAuthor | hysteresis | - |
dc.subject.keywordAuthor | nonvolatile memory | - |
dc.subject.keywordAuthor | write disturbance | - |
Items in Scholar Hub are protected by copyright, with all rights reserved, unless otherwise indicated.
Yonsei University 50 Yonsei-ro Seodaemun-gu, Seoul, 03722, Republic of Korea1599-1885
© 2021 YONSEI UNIV. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.