Detailed Information

Cited 7 time in webofscience Cited 0 time in scopus
Metadata Downloads

High-Performance and Area-Efficient Ferroelectric FET-Based Nonvolatile Flip-Flops

Authors
Kim, SekeonOh, Tae WooLim, SeheeKo, Dong HanJung, Seong-Ook
Issue Date
Feb-2021
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Keywords
Energy harvesting; ferroelectric field-effect transistor; hysteresis; Internet of Things; nonvolatile flip-flop; power gating
Citation
IEEE ACCESS, v.9, pp 35549 - 35561
Pages
13
Journal Title
IEEE ACCESS
Volume
9
Start Page
35549
End Page
35561
URI
https://yscholarhub.yonsei.ac.kr/handle/2021.sw.yonsei/22901
DOI
10.1109/ACCESS.2021.3061721
ISSN
2169-3536
Abstract
Recently, nonvolatile systems with nonvolatile flip-flops (NVFFs) have gained prominence for their energy efficiency in energy-harvesting devices and battery-operated Internet of Things applications. They are normally-off instantly-on, and thus, can save energy effectively owing to their zero standby power consumption. An NVFF stores the computing state in nonvolatile memories (NVMs) when the power is off. A ferroelectric field-effect transistor (FeFET) is one of the most promising NVMs owing to its high I-on/I-off ratio and low write power. Three FeFET-based NVFFs (previous FeFET-out NVFF-1/-2 and FeFET-in NVFF) were recently proposed to improve the area, power, and speed; however, they still have their own problems. Previous FeFET-out NVFF-1 has large area overhead and previous FeFET-out NVFF-2 does not properly perform restore operation. Previous FeFET-in NVFF has a long clock-to-Q delay and high operating energy. This paper introduces two novel FeFET-based NVFFs (proposed FeFET-out and -in NVFFs). Proposed FeFET-out NVFF reduces the large area overhead of previous FeFET-out NVFF-1 and corrects the malfunction in the restore operation of previous FeFET-out NVFF-2. Proposed FeFET-in NVFF achieves a better clock-to-Q delay, operating energy, and area than the previous FeFET-in NVFF. Monte Carlo simulations based on an industry-compatible 10-nm FinFET model are performed for a comparative analysis. Proposed FeFET-out NVFF achieves 17.6% smaller area with slightly higher (6.3%) operating energy and only 0.8% slower clock-to-Q delay than previous FeFET-out NVFF-1. Proposed FeFET-in NVFF achieves 18.9% shorter clock-to-Q and 3.0% smaller operating energy with 8.7% smaller area than the previous FeFET-in NVFF.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > 공과대학 전기전자공학부 > 공과대학 전기전자공학과 > 1. Journal Articles

qrcode

Items in Scholar Hub are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Sekeon photo

Kim, Sekeon
공과대학 전기전자공학과
Read more

Altmetrics

Total Views & Downloads

BROWSE